## 10.6 Instructions: Common extensions to MIPS core

(Original section<sup>1</sup>

Subsequent figures list instructions not found in COD Section D.3 (Instructions: The MIPS core subset) in the same four categories (data transfer, arithmetic/logical, control, and floating point). Instructions are put in these lists if they appear in more than one of the standard architectures. The instructions are defined using the hardware description language defined in COD Figure D.6.8 (Hardware description notation ...).

Although most of the categories are self-explanatory, a few bear comment:

- The "atomic swap" row means a primitive that can exchange a register with memory without interruption. This is useful for operating system semaphores in a uniprocessor as well as for multiprocessor synchronization (see COD Section 2.11 (Parallelism and instructions: Synchronization) in COD Chapter 2 (Instructions: Language of the Computer)).
- The 64-bit data transfer and operation rows show how MIPS, PowerPC, and SPARC define 64-bit addressing and integer operations. SPARC simply defines all register and addressing operations to be 64 bits, adding only special instructions for 64-bit shifts, data transfers, and branches. MIPS includes the same extensions, plus it adds separate 64-bit signed arithmetic instructions. PowerPC adds 64-bit right shift, load, store, divide, and compare and has a separate mode determining whether instructions are interpreted as 32- or 64-bit operations; 64-bit operations will not work in a machine that only supports 32-bit mode. PA-RISC is expanded to 64-bit addressing and operations in version 2.0.
- The "prefetch" instruction supplies an address and hint to the implementation about the data. Hints include whether the data are likely to be read or written soon, likely to be read or written soon, likely to be read or written many times. Prefetch does not cause exceptions. MIPS has a version that adds two registers to get the address for floating-point programs, unlike nonfloating-point MIPS programs.
- In the "Endian" row, "Big/little" means there is a bit in the program status register that allows the processor to act either as big endian or little endian (see COD Appendix A (The Basics of Logic Design)). This can be accomplished by simply complementing some of the least significant bits of the address in data transfer instructions.
- The "shared memory synchronization" helps with cache-coherent multiprocessors: all loads and stores executed before the
  instruction must complete before loads and stores after it can start. (See COD Chapter 2 (Instructions: Language of the Computer).)
- The "coprocessor operations" row lists several categories that allow for the processor to be extended with special-purpose hardware.

## Figure 10.6.1: Data transfer instructions not found in MIPS core but found in two or more of the five desktop architectures (COD Figure D.6.1).

The load linked/store conditional pair of instructions gives Alpha and MIPS atomic operations for semaphores, allowing data to be read from memory, modified, and stored without fear of interrupts or other machines accessing the data in a multiprocessor (see COD Chapter 2 (Instructions: Language of the Computer)). Prefetching in the Alpha to external caches is accomplished with FETCH and FETCH\_M; on-chip cache prefetches use LD\_Q A, R31, and LD\_Y A. F31 is used in the Alpha 21164 (see Bhandarkar [1995], p. 190).

| Name                                             | Definition                                                                                                          | Alpha               | MIPS-64     | PA-RISC 2.0           | PowerPC         | SPARCv9    |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------|-------------|-----------------------|-----------------|------------|
| Atomic swap R/M<br>(for locks and<br>semaphores) | Temp<—Rd; Rd<-Mem[x];<br>Mem[x]<-Temp                                                                               | LDL/Q_L;<br>STL/Q_C | LL; SC      | — (see D.8)           | LWARX;<br>STWCX | CASA, CASX |
| Load 64-bit integer                              | Rd<-64 Mem[x]                                                                                                       | LDQ                 | LD          | LDD                   | LD              | LDX        |
| Store 64-bit integer                             | Mem[x]<-64 Rd                                                                                                       | STQ                 | SD          | STD                   | STD             | STX        |
| Load 32-bit integer<br>unsigned                  | Rd <sub>3263</sub> <- <sub>32</sub> Mem[x];<br>Rd <sub>031</sub> <- <sub>32</sub> 0                                 | LDL; EXTLL          | LWU         | LDW                   | LWZ             | LDUW       |
| Load 32-bit integer<br>signed                    | Rd <sub>3263</sub> <- <sub>32</sub> Mem[x]; <sub>32</sub><br>Rd <sub>031</sub> <- <sub>32</sub> Mem[x] <sub>0</sub> | LDL                 | LW          | LDW; EXTRD,S<br>63, 8 | LWA             | LDSW       |
| Prefetch                                         | Cache[x]<-hint                                                                                                      | FETCH,<br>FETCH_M*  | PREF, PREFX | LDD, rO<br>LDW, rO    | DCBT,<br>DCBTST | PRE-FETCH  |
| Load coprocessor                                 | Coprocessor<- Mem[x]                                                                                                | _                   | LWCi        | CLDWX, CLDWS          | _               | -          |
| Store coprocessor                                | Mem[x]<- Coprocessor                                                                                                | _                   | SWCi        | CSTWX, CSTWS          | Ī-              | _          |
| Endian                                           | (Big/little endian?)                                                                                                | Either              | Either      | Either                | Either          | Either     |
| Cache flush                                      | (Flush cache block at this address)                                                                                 | ECB                 | СРОор       | FDC, FIC              | DCBF            | FLUSH      |
| Shared memory<br>synchronization                 | (All prior data transfers<br>complete before next data<br>transfer may start)                                       | WMB                 | SYNC        | SYNC                  | SYNC            | MEMBAR     |

Figure 10.6.2: Arithmetic/logical instructions not found in MIPS core but found in two or more of the five desktop architectures (COD Figure D.6.2).

| Name                                    | Definition                                                          | Alpha            | MIPS-64                                       | PA-RISC 2.0                  | PowerPC                   | SPARCv9                       |
|-----------------------------------------|---------------------------------------------------------------------|------------------|-----------------------------------------------|------------------------------|---------------------------|-------------------------------|
| 64-bit integer<br>arithmetic ops        | Rd<- <sub>64</sub> Rs <sub>1</sub> op <sub>64</sub> Rs <sub>2</sub> | ADD,<br>SUB, MUL | DADD, DSUB<br>DMULT, DDIV                     | ADD, SUB,<br>SHLADD, DS      | ADD, SUBF,<br>MULLD, DIVD | ADD, SUB,<br>MULX,<br>S/UDIVX |
| 64-bit integer<br>logical ops           | Rd<-64Rs1 op64 Rs2                                                  | AND, OR,<br>XOR  | AND, OR,<br>XOR                               | AND, OR, XOR                 | AND, OR, XOR              | AND, OR,<br>XOR               |
| 64-bit shifts                           | Rd<- <sub>64</sub> Rs <sub>1</sub> op <sub>64</sub> Rs <sub>2</sub> | SLL,<br>SRA, SRL | DSLL/V,<br>DSRA/V,<br>DSRL/V                  | DEPD,Z<br>EXTRD,S<br>EXTRD,U | SLD, SRAD,<br>SRLD        | SLLX, SRAX,<br>SRLX           |
| Conditional move                        | if (cond) Rd<-Rs                                                    | CMOV_            | MOVN/Z                                        | SUBc, n; ADD                 | _                         | MOVcc, MOVr                   |
| Support for<br>multiword integer<br>add | CarryOut, Rd <- Rs1 +<br>Rs2 + OldCarryOut                          | _                | ADU; SLTU;<br>ADDU, DADU;<br>SLTU; DADDU      | ADDC                         | ADDC, ADDE                | ADDcc                         |
| Support for<br>multiword integer<br>sub | CarryOut, Rd <- Rs1<br>Rs2 + OldCarryOut                            | _                | SUBU; SLTU;<br>SUBU,<br>DSUBU;<br>SLTU; DSUBU | SUBB                         | SUBFC, SUBFE              | SUBcc                         |
| And not                                 | Rd <- Rs1 & ~(Rs2)                                                  | BIC              | _                                             | ANDCM                        | ANDC                      | ANDN                          |
| Or not                                  | Rd <- Rs1   ~(Rs2)                                                  | ORNOT            | _                                             | _                            | ORC                       | ORN                           |
| Add high immediate                      | Rd <sub>015</sub> <-Rs1 <sub>015</sub> +<br>(Const<<16);            | _                | _                                             | ADDIL (R-I)                  | ADDIS (R-I)               | _                             |
| Coprocessor operations                  | (Defined by coprocessor)                                            | _                | COPi                                          | COPR,i                       | _                         | IMPDEPi                       |

Figure 10.6.3: Control instructions not found in MIPS core but found in two or more of the five desktop architectures (COD Figure D.6.3).

| Name                       | Definition                               | Alpha | MIPS-64                               | PA-RISC 2.0           | PowerPC             | SPARCv9              |
|----------------------------|------------------------------------------|-------|---------------------------------------|-----------------------|---------------------|----------------------|
| Optimized delayed branches | (Branch not always delayed)              | -     | BEQL, BNEL,<br>B_ZL (<, >,<br><=, >=) | COMBT, n,<br>COMBF, n | _                   | BPcc, A,<br>FPBcc, A |
| Conditional trap           | if (COND) {R31<-PC; PC<br><-00#i}        | _     | T_,,T_I (=,<br>not=, <, >,<br><=, >=) | SUBc, n; BREAK        | TW, TD, TWI,<br>TDI | Tcc                  |
| No. control registers      | Misc. regs (virtual memory, interrupts,) | 6     | equiv. 12                             | 32                    | 33                  | 29                   |

Figure 10.6.4: Floating-point instructions not found in MIPS Core but found in two or more of the five desktop architectures (COD Figure D.6.4).

| Name             | Definition                  | Alpha  | MIPS-64               | PA-RISC 2.0      | PowerPC  | SPARCv9   |
|------------------|-----------------------------|--------|-----------------------|------------------|----------|-----------|
| Multiply and add | Fd <- ( Fs1 × Fs2)<br>+ Fs3 | -      | MADD.S/D              | FMPYFADD sg1/db1 | FMADD/S  |           |
| Multiply and sub | Fd <- ( Fs1 × Fs2)<br>- Fs3 | _      | MSUB.S/D              |                  | FMSUB/S  |           |
| Neg mult and add | Fd <(( Fs1 × Fs2)<br>+ Fs3) | _      | NMADD.S/D             | FMPYFNEG sg1/db1 | FNMADD/S |           |
| Neg mult and sub | Fd <(( Fs1 × Fs2)<br>Fs3)   | _      | NMSUB.S/D             |                  | FNMSUB/S |           |
| Square root      | Fd <- SQRT(Fs)              | SQRT_  | SQRT.S/D              | FSQRT sgl/dbl    | FSQRT/S  | FSQRTS/D  |
| Conditional move | if (cond) Fd<-Fs            | FCMOV_ | MOVF/T,<br>MOVF/T.S/D | FTESTFCPY        | _        | FM0Vcc    |
| Negate           | Fd <- Fs ^<br>x80000000     | CPYSN  | NEG.S/D               | FNEG sg1/db1     | FNEG     | FNEGS/D/Q |
| Absolute value   | Fd <- Fs &<br>x7FFFFFFF     | _      | ABS.S/D               | FABS/db1         | FABS     | FABSS/D/Q |

Figure 10.6.5: Data transfer instructions not found in MIPS Core but found in two or more of the five desktop architectures (COD Figure D.6.5).

We use  $-^1$  to show sequences that are available in 32-bit mode but not 16-bit mode in Thumb or MIPS-16.

| Name                             | Definition                            | ARMv4                        | Thumb  | SuperH    | M32R         | MIPS-16 |
|----------------------------------|---------------------------------------|------------------------------|--------|-----------|--------------|---------|
| Atomic swap R/M (for semaphores) | Temp<-Rd; Rd<-Mem[x];<br>Mem[x]<-Temp | SWP, SWPB                    | _1     | (see TAS) | LOCK; UNLOCK | —1      |
| Memory management unit           | Paged address translation             | Via coprocessor instructions | _1     | LDTLB     |              | 1       |
| Endian                           | (Big/little endian?)                  | Either                       | Either | Either    | Big          | Either  |

Figure 10.6.6: Arithmetic/logical instructions not found in MIPS Core but found in two or more of the five embedded architectures (COD Figure D.6.6).

We use  $-^1$  to show sequences that are available in 32-bit mode but not in 16-bit mode in Thumb or MIPS-16. The superscript 2 shows new instructions found only in 16-bit mode of Thumb or MIPS-16, such as NEG<sup>2</sup>.

| Name                              | Definition                                                                                    | ARMv4 | Thumb | SuperH    | M32R      | MIPS-16 |
|-----------------------------------|-----------------------------------------------------------------------------------------------|-------|-------|-----------|-----------|---------|
| Load immediate                    | Rd <imm< td=""><td>MOV</td><td>MOV</td><td>MOV, MOVA</td><td>LDI, LD24</td><td>LI</td></imm<> | MOV   | MOV   | MOV, MOVA | LDI, LD24 | LI      |
| Support for multiword integer add | CarryOut, Rd <- Rd + Rs1 +<br>OldCarryOut                                                     | ADCS  | ADC   | ADDC      | ADDX      | _1      |
| Support for multiword integer sub | CarryOut, Rd <- Rd - Rs1 +<br>OldCarryOut                                                     | SBCS  | SBC   | SUBC      | SUBX      | _1      |
| Negate                            | Rd <- 0 - Rs1                                                                                 |       | NEG2  | NEG       | NEG       | NEG     |
| Not                               | Rd < ~(Rs1)                                                                                   | MVN   | MVN   | NOT       | NOT       | NOT     |
| Move                              | Rd < Rs1                                                                                      | MOV   | MOV   | MOV       | MV        | MOVE    |
| Rotate right                      | $Rd \leftarrow Rs i$ , $\Rightarrow Rd_{0i-1} \leftarrow Rs_{31-i31}$                         | ROR   | ROR   | ROTC      |           |         |
| And not                           | Rd <- Rs1 & ~(Rs2)                                                                            | BIC   | BIC   |           |           |         |

Figure 10.6.7: Control information in the five embedded architectures (COD Figure D.6.7).

| Name                  | Definition      | ARMv4 | Thumb | SuperH | M32R | MIPS-16 |
|-----------------------|-----------------|-------|-------|--------|------|---------|
| No. control registers | Misc. registers | 21    | 29    | 9      | 5    | 36      |

Figure 10.6.8: Hardware description notation (and some standard C operators) (COD Figure D.6.8).

| Notation                                                                                                                                                                                                                                                 | Meaning                                                                                                               | Example                                                                                                                                                                                              | Meaning                                                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <                                                                                                                                                                                                                                                        | Data transfer. Length of transfer is given by<br>the destination's length; the length is specified<br>when not clear. | Regs[R1] <regs[r2];< td=""><td>Transfer contents of R2 to R1. Registers have a fixed length, so transfers shorter than the register size must indicate which bits are used.</td></regs[r2];<>        | Transfer contents of R2 to R1. Registers have a fixed length, so transfers shorter than the register size must indicate which bits are used.                                      |
| М                                                                                                                                                                                                                                                        | Array of memory accessed in bytes. The starting address for a transfer is indicated as the index to the memory array. | Regs[R1] <m[x];< td=""><td>Place contents of memory location x into R1. If a transfer starts at M[i] and requires 4 bytes, the transferred bytes are M[i], M[i+1], M[i+2], and M[i+3].</td></m[x];<> | Place contents of memory location x into R1. If a transfer starts at M[i] and requires 4 bytes, the transferred bytes are M[i], M[i+1], M[i+2], and M[i+3].                       |
| <n< td=""><td>Transfer an n-bit field, used whenever length of transfer is not clear.</td><td>M[y]&lt;<sub>16</sub>M[x];</td><td>Transfer 16 bits starting at memory location x to memory location y. The length of the two sides should match</td></n<> | Transfer an n-bit field, used whenever length of transfer is not clear.                                               | M[y]< <sub>16</sub> M[x];                                                                                                                                                                            | Transfer 16 bits starting at memory location x to memory location y. The length of the two sides should match                                                                     |
| X <sub>n</sub>                                                                                                                                                                                                                                           | Subscript selects a bit.                                                                                              | Regs[R1] <sub>0</sub> <0;                                                                                                                                                                            | Change sign bit of R1 to 0. (Bits are numbered from MSB starting at 0.)                                                                                                           |
| X <sub>mn</sub>                                                                                                                                                                                                                                          | Subscript selects a field.                                                                                            | Regs[R3] <sub>2431</sub> <m[x];< td=""><td>Moves contents of memory location of into low-order byte of R3.</td></m[x];<>                                                                             | Moves contents of memory location of into low-order byte of R3.                                                                                                                   |
| Xn                                                                                                                                                                                                                                                       | Superscript replicates a bit field.                                                                                   | Regs[R3] <sub>023</sub> <024;                                                                                                                                                                        | Sets high-order three bytes of R3 to                                                                                                                                              |
| ##                                                                                                                                                                                                                                                       | Concatenates two fields.                                                                                              | Regs[R3]< <sup>24</sup> 0排排M[x];<br>F2排F3< <sub>64</sub> M[x];                                                                                                                                       | Moves contents of location x into low<br>byte of R3; clears upper three bytes.<br>Moves 64 bits from memory starting<br>at location x; 1st 32 bits go into F2,<br>2nd 32 into F3. |
| *, &                                                                                                                                                                                                                                                     | Dereference a pointer; get the address of a variable.                                                                 | p*<&x                                                                                                                                                                                                | Assign to object pointed to by p the address of the variable x.                                                                                                                   |
| <<,>>>                                                                                                                                                                                                                                                   | C logical shifts (left, right).                                                                                       | Regs[R1] << 5                                                                                                                                                                                        | Shift R1 left 5 bits.                                                                                                                                                             |
| ==, !=, >, <,<br>>=, <=                                                                                                                                                                                                                                  | C relational operators; equal, not equal, greater, less, greater or equal, less or equal.                             | (Regs[R1]== Regs[R2]) & (Regs[R3]!=Regs[R4])                                                                                                                                                         | True if contents of R1 equal the contents of R2 and contents of R3 d not equal the contents of R4.                                                                                |
| &,  , ^, !                                                                                                                                                                                                                                               | C bitwise logical operations: AND, OR, exclusive OR, and complement.                                                  | (Regs[R1] & (Regs[R2] <br>Regs[R3]))                                                                                                                                                                 | Bitwise AND of R1 and bitwise OR of R2 and R3.                                                                                                                                    |

One difference that needs a longer explanation is the optimized branches. The figure below shows the options. The Alpha and PowerPC offer branches that take effect immediately, like branches on earlier architectures. To accelerate branches, these machines use branch prediction (see COD Chapter 4 (The Processor)). All the rest of the desktop RISCs offer delayed branches. The embedded RISCs generally do not support delayed branch, with the exception of SuperH, which has it as an option.

Figure 10.6.9: When the instruction following the branch is executed for three types of branches (COD Figure D.6.9).

|                               | (Plain) branch                                       | Delayed branch                     | Annulling delayed branch |                                                            |  |
|-------------------------------|------------------------------------------------------|------------------------------------|--------------------------|------------------------------------------------------------|--|
| Found in architectures        | Alpha, PowerPC, ARM, Thumb,<br>SuperH, M32R, MIPS-16 | MIPS-64, PA-RISC,<br>SPARC, SuperH | MIPS-64, SPARC           | PA-RISC                                                    |  |
| Execute following instruction | Only if branch not taken                             | Always                             | Only if branch taken     | If forward branch not<br>taken or backward<br>branch taken |  |

The other three desktop RISCs provide a version of delayed branch that makes it easier to fill the delay slot. The SPARC "annulling" branch executes the instruction in the delay slot only if the branch is taken; otherwise the instruction is annulled. This means the instruction at the target of the branch can safely be copied into the delay slot, since it will only be executed if the branch is taken. The restrictions are that the target is not another branch and that the target is known at compile time. (SPARC also offers a nondelayed jump because an unconditional branch with the annul bit set does not execute the following instruction.) Later versions of the MIPS architecture have added a branch likely instruction that also annuls the following instruction if the branch is not taken. PA-RISC allows almost any instruction to annul the next instruction, including branches. Its "nullifying" branch option will execute the next instruction depending on the direction of the branch and whether it is taken (i.e., if a forward branch is not taken or a backward branch is taken). Presumably this choice was made to optimize loops, allowing the instructions following the exit branch and the looping branch to execute in the common case.

Now that we have covered the similarities, we will focus on the unique features of each architecture. We first cover the desktop/server RISCs, ordering them by length of description of the unique features from shortest to longest, and then the embedded RISCs.

(\*1) This section is in original form.

Provide feedback on this section